Purpose – The linear analysis presented for the charge pump phase locked loops (CPPLLs) becomes inaccurate or incorrect where cycle slipping occurs. In this paper, an analytical approach is proposed, which explains the conditions in which cycle slipping happens. Using the analytical results, one can simply design or redesign a CPPLL to prevent or decrease cycle slipping and hence decreasing the locking time. The paper aims to discuss these issues.
Design/methodology/approach – To obtain cycle slipping conditions, CPPLL's signals in the time domain are tracked and cycle slipping condition is investigated. Based on the proposed analysis, by comparing a simple function of system's parameters with a threshold, cycle slipping is predicted.
Findings – The cycle slipping conditions are expressed in terms of system's parameters and the size of the input frequency step. The method is also generalized for a fast CPPLL with an aid-lock BBFC circuit. The good accuracy of the analytical predictions is verified using simulations in Matlab/Simulink.
Originality/value – A new analytical method for cycle slipping prediction in CPPLLs is presented. A closed form equation in terms of system's parameters and input frequency step has been presented, which can predict the cycle slipping possibility in the system without a need to perform the full time-consuming simulations. This analytical method that uses the LambertW function's properties proposes a threshold to predict cycle slipping in the system. This method not only can be used by designers to predict cycle slipping but can also be used to design the CPPLL in order to remove or decrease cycle slipping. The method is also generalized for fast locking charge pump PLLs and as a case study, cycle slipping prediction in the BBFC-CPPLL is performed.
© 2001-2024 Fundación Dialnet · Todos los derechos reservados