Ayuda
Ir al contenido

Dialnet


Improving Instruction TLB Reliability with Efficient Multi-bit Soft Error Protection

  • Autores: Vahdaneh Kiani, Pedro Reviriego Vasallo
  • Localización: Microelectronics reliability, ISSN 0026-2714, Nº. 93, 2019, págs. 29-38
  • Idioma: inglés
  • Texto completo no disponible (Saber más ...)
  • Resumen
    • A Translation Lookaside Buffer (TLB) is a type of memory cache that is used to store recent translations of virtual to physical memory to reduce the access latency. Every time the processor accesses the virtual memory, it must be translated to the corresponding physical address, so the number of accesses to the TLB is high. Consequently, soft errors affecting the TLB can lead to hard fault, silent data corruption, and system freeze by corrupting its content. Many studies have proposed to provide protection for the Content Addressable Memory (CAM), which is a part of a TLB that stores the VPNs, but these protection techniques in most cases do not cover the case of multiple errors. This paper presents an efficient, fast and high error coverage approach to improve the reliability of TLB against Multiple Bit Upsets (MBUs) by considering the performance improvement with a low-cost overhead.


Fundación Dialnet

Dialnet Plus

  • Más información sobre Dialnet Plus

Opciones de compartir

Opciones de entorno